
M E M O R Y C O N T R O L L E R
Dynamic Memory Configuration 0–3 registers
248
Hardware Reference NS9215
Use the Dynamic Memory Configuration 0–3 registers to program the configuration
information for the relevant dynamic memory chip select. These registers are
usually modified only during system initialization.
Register
Register bit
assignment
Rsvd
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
Rsvd
AM
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
Protect BDMC
Reserved
AM1
Reserved
MD
Reserved
Bits
Access
Mnemonic
Description
D31:21
N/A
Reserved
N/A (do not modify)
D20
R/W
Protect
Write protect
0
Writes not protected (reset value on
reset_n
)
1
Write protected
D19
R/W
BDMC
Buffer enable
0
Buffer disabled for accesses to this chip select (reset value on
reset_n
)
1
Buffer enabled for accesses to this chip select. The buffers must
be disabled during SDRAM initialization. The buffers must be
enabled during normal operation.
D18:15
N/A
Reserved
N/A (do not modify)
D14
R/W
AM
Address mapping
0
Reset value on
reset_n
See Table , “Register map,” on page 230 for more information.
D13
N/A
Reserved
N/A (do not modify)
D12:07
R/W
AM1
Address mapping
00000000
Reset value on
reset_n
The SDRAM column and row width and number of banks are
computed automatically from the address mapping.
See "Register map," beginning on page 230, for more information.
D06:05
N/A
Reserved
N/A (do not modify)
D04:03
R/W
MD
Memory device
00
SDRAM (reset value on
reset_n
)
01
Low-power SDRAM
10
Reserved
11
Reserved
D02:00
N/A
Reserved
N/A (do not modify)
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...