
. . . . .
M E M O R Y C O N T R O L L E R
Static memory read: Timing and parameters
www.digiembedded.com
211
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
S t a t i c m e m o r y r e a d : T i m i n g a n d p a r a m e t e r s
This section shows static memory read timing diagrams and parameters.
External memory
read transfer with
zero wait states
This diagram shows an external memory read transfer with the minimum zero wait
states (
WAITRD=0
). Maximum performance is achieved when accessing the external
device with load multiple (LDM) or store multiple (STM) CPU instructions.
External memory
read transfer with
two wait states
This diagram shows an external memory read transfer with two wait states
(
WAITRD=2
). Seven AHB cycles are required for the transfer, five for the standard
read access and an additional two because of the programmed wait states added
(
WAITRD
).
Timing parameter
Value
WAITRD
0
WAITOEN
0
WAITPAGE
N/A
WAITWR
N/A
WAITWEN
N/A
WAITTURN
N/A
A
D(A)
clk_out
addr
data
cs[n]
st_oe_n
Timing parameter
Value
WAITRD
2
WAITOEN
0
WAITPAGE
N/A
WAITWR
N/A
A
D(A)
addr
data
cs[n]
st_oe_n
clk_out
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...