
. . . . .
S Y S T E M C O N T R O L M O D U L E
Bootstrap initialization
www.digiembedded.com
153
Pin name
Configuration bits
gpio_a[3]
Endian configuration
0
Little endian
1
Big endian
gpio_a[2]
Boot mode
0
Boot from SDRAM using serial SPI EEPROM
1
Boot from Flash ROM
gpio_a[0], addr[23]
Flash/SPI configuration
If booting from Flash:
00
8 bit
01
32 bit
10
32 bit
11
16 bit
If booting from SPI
00
Reserved
01
8-bit addressing
10
24-bit addressing
11
16-bit addressing
addr[19:9]
Gen ID
addr[7]
PLL bypass setting
0
Bypass
1
Normal operation
addr[6:5]
PLL output divider setting OD
00
3
01
2
10
1
11
0
addr[4:0]
PLL reference clock divider setting NR
00111
31
01100
20
10001
9
00110
30
01011
19
10000
8
00101
29
01010
18
11111
7
00100
28
01001
17
11110
6
00011
27
01000
16
11101
5
00010
26
10111
15
11100
4
00001
25
10110
14
11011
3
00000
24
10101
13
11010
2
01111
23
10100
12
11001
1
01110
22
10011
11
11000
0
01101
21
10010
10
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...