
P I N O U T ( 2 6 5 )
Ethernet interface MAC
30
Hardware Reference NS9215
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
E t h e r n e t i n t e r f a c e M A C
A10
data_mask[3]
O
4
byte_enable data[31:24}
B11
data_mask[2]
O
4
Byte enable data[23:16]
B10
data_mask[1]
O
4
Byte enable data[15:08]
A11
data_mask[0]
O
4
Byte enable data {07:00]
A9
ns_ta_strb
I
Slow peripheral transfer acknowledge
A6
rw_n
O
4
Transfer direction
B7
clk_en[3]
O
4
SDRAM clock enable
D7
clk_en[2]
O
4
SDRAM clock enable
A7
clk_en[1]
O
4
SDRAM clock enable
B8
clk_en[0]
O
4
SDRAM clock enable
B4
cs[7]
O
4
Chip select 7, dy_cs3
A3
cs[6]
O
4
Chip select 6, st_cs3
A4
cs[5]
O
4
Chip select 5, dy_cs2
C5
cs[4]
O
4
Chip select 4, st_cs2
B5
cs[3]
O
4
Chip select 3, dy_cs1
B6
cs[2]
O
4
Chip select 2, st_cs1 (Flash boot)
D6
cs[1]
O
4
Chip select 1, dy_cs0 (Boot sdram)
C6
cs[0]
O
4
Chip select 0, st_cs0
C4
ras_n
O
4
SDRAM RAS
A2
cas_n
O
4
SDRAM CAS
C7
we_n
O
4
SDRAM write enable
B3
ap10
O
4
SDRAM A10(AP)
A8
st_oe_n
O
4
Static output enable
a. addr [27:24] reset to gpio mode. These address lines cannot be used for boot.
b. gpio[31:16] reset to memory data bus data [15:0].
Pin
Signal
U/D
I/O
OD
Description
Pin
Signal
U/D
I/O
OD
Description
A12
mdc / gpio[32]
U
I/O
2
MII clock
D11
mdio / gpio[35]
U
I/O
2
MII data
B12
tx_clk / gpio[33]
U
I/O
2
TX clock
A16
txd[3] / gpio[47]
U
I/O
2
TX data 3
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...