
S Y S T E M C O N T R O L M O D U L E
Timer 6–9 High and Low Step registers
172
Hardware Reference NS9215
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
T i m e r 6 – 9 H i g h a n d L o w S t e p r e g i s t e r s
Addresses: A090 0098 / 009C / 00A0 / 00A4
The Timer 6–9 High and Low Step registers contain the high and low step registers
for the enhanced PWM features available in timers 6 through 9.
Register
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
T i m e r 6 – 9 R e l o a d S t e p r e g i s t e r s
Addresses: A090 00A8 / 00AC / 00B0 / 00B4
The Timer 6–9 reload Step registers contain the reload step registers for the
enhanced PWM features available in timers 6 through 9.
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Lo
Step
Dir
Hi
Step
Dir
Lo Step
Hi Step
Bits
Access
Mnemonic
Reset
Description
D31
R/W
Hi Step Dir
0x0
High step direction
0
Subtract the high step value from the original
high register value to increase the high time.
1
Add the high step value to the original high
register value to decrease the high time.
D30:16
R/W
Hi Step
0x0
High step
This value is either added or subtracted from the
original high register value once each cycle.
D15
R/W
Lo Step Dir
0x0
Low step direction
0
Subtract the low step value from the original low
register value to increase low time 2.
1
Add the low step value to the original low
register value to decrease low time 2.
D14:00
R/W
Lo Step
0x0
Low step
This value is either added or subtracted from the
original low register value once each cycle.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...