
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Statistics registers
310
Hardware Reference NS9215
Transmit oversize
frame counter
(A060 0724)
Incremented for each transmitted frame that exceeds 1518 bytes
(NON_VLAN)
or
1532 bytes
(VLAN)
and contains a valid FCS.
Transmit
undersize frame
counter (A060
0728)
Incremented for every frame less than 64 bytes, with a correct FCS value. This
counter also is incremented when a jumbo packet is aborted and the MAC is not
checking the FCS, because the frame is reported as having a length of 0 bytes.
Transmit
fragment counter
(A060 072C)
Incremented for every frame less than 64 bytes, with an incorrect FCS value.
General Statistics
registers address
map
These are the General Statistics registers.
Carry Register 1 (CAR1) and Carry Register 2 (CAR2) have carry bits for all of the
statistics counters. These carry bits are set when the associated counter reaches a
rollover condition.
These carry bits also can cause the STOVFL (statistics counter overflow) bit in the
Ethernet Interrupt Status register to be set. Carry Register 1 Mask register (CAM1)
and Carry Register 2 Mask register (CAM2) have individual mask bits for each of the
carry bits. When set, the mask bit prevents the associated carry bit from setting the
STOVFL bit.
Carry Register 1
Address: A060 0730
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
TOVR
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
TUND
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
TFRG
Address
Register
General registers
R/W
A060_0730
CAR1
Carry Register 1
R
A060_0734
CAR2
Carry Register 2
R
A060_0738
CAM1
Carry Register 1 Mask register
R/W
A060_073C
CAM2
Carry Register 2 Mask register
R/W
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...