
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Ethernet Interrupt Enable register
www.digiembedded.com
319
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
E t h e r n e t I n t e r r u p t E n a b l e r e g i s t e r
Address: A060 0A14
The Ethernet Interrupt Enable register contains individual enable bits for each of
the bits in the Ethernet Interrupt Status register. When these bits are cleared, the
corresponding bit in the Ethernet Interrupt Status register cannot cause the
interrupt signal to the system to be asserted when it is set.
Register
Register bit
assignment
D01
R/C
TXERR
0
Last frame not transmitted successfully.
Assigned to TX interrupt. See “Ethernet Interrupt
Status register” on page 317 for information about
restarting the transmitter when this bit is set.
D00
R/C
TXIDLE
0
TX_WR
logic has no frame to transmit.
Assigned to TX interrupt. See “Ethernet Interrupt
Status register” on page 317 for information about
restarting the transmitter when this bit is set.
Bits
Access
Mnemonic
Reset
Description
Reserved
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
EN_RX
DONE
C
EN_RX
DONE
D
EN_
RXNO
BUF
EN_RX
BUF
FUL
EN_
RXBR
EN_RX
OVFL_
DATA
EN_RX
OVFL_
STAT
EN_
RX
BUFC
EN_RX
DONE
A
EN_RX
DONE
B
EN_ST
OVFL
Not
used
EN_TX
BUFC
EN_TX
BUF
NR
EN_
TX
DONE
EN_
TX
ERR
EN_
TX
IDLE
Bits
Access
Mnemonic
Reset
Description
D31:26
N/A
Reserved
N/A
N/A
D25
R/W
EN_RXOVFL_DATA
0
Enable the RXOVFL_DATA interrupt bit.
D24
R/W
EN_RXOVFL_STAT
0
Enable the RXOVFL_STATUS interrupt bit.
D23
R/W
EN_RXBUFC
0
Enable the RXBUFC interrupt bit.
D22
R/W
EN_RXDONEA
0
Enable the RXDONEA interrupt bit.
D21
R/W
EN_RXDONEB
0
Enable the RXDONEB interrupt bit.
D20
R/W
EN_RXDONEC
0
Enable the RXDONEC interrupt bit.
D19
R/W
EN_RXDONED
0
Enable the RXDONED interrupt bit.
D18
R/W
EN_RXNOBUF
0
Enable the RXNOBUF interrupt bit.
D17
R/W
EN_RXBUFFUL
0
Enable the RXBUFFUL interrupt bit.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...