
. . . . .
W O R K I N G W I T H T H E C P U
External aborts
www.digiembedded.com
125
interpreted in the same way as for a section (see “Interpreting access
permission bits” on page 121).
The only difference is that the fault generated is a page permission fault.
Tiny page: If the level one descriptor defines a page-mapped access and the
level two descriptor is for a tiny page, the AP bits of the level one descriptor
define whether the access is allowed in the same way as for a section. The
fault generated is a page permission fault.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
E x t e r n a l a b o r t s
In addition to MMU-generated aborts, external aborts cam be generated for certain
types of access that involve transfers over the AHB bus. These aborts can be used to
flag errors on external memory accesses. Not all accesses can be aborted in this
way, however.
These accesses can be aborted externally:
Page walks
Noncached reads
Nonbuffered writes
Noncached read-lock-write
(SWP)
sequence
For a read-lock-write
(SWP)
sequence, the write is always attempted if the read
externally aborts.
A swap to an NCB region is forced to have precisely the same behavior as a swap to
an NCNB region. This means that the write part of a swap to an NCB region can be
aborted externally.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
E n a b l i n g a n d d i s a b l i n g t h e M M U
Enabling the
MMU
Before enabling the MMU using the R1: Control register, you must perform these
steps:
1
Program the R2: Translation Table Base register and the R3: Domain Access
Control register.
2
Program first-level and second-level page tables as required, ensuring that a
valid translation table is placed in memory at the location specified by the
Translation Table Base register.
When these steps have been performed, you can enable the MMU by setting R1:
Control register bit 0 (the M bit) to high.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...