
10
Hardware Reference NS9215
High speed bus system ................................................................138
High-speed bus arbiters...............................................................138
How the bus arbiter works ...........................................................138
Ownership...............................................................................139
Locked bus sequence..................................................................139
Relinquishing the bus .................................................................139
SPLIT transfers .........................................................................140
Arbiter configuration example.......................................................140
Address decoding .............................................................................141
Programmable timers ........................................................................142
Software watchdog timer ............................................................142
General purpose timers/counters..........................................................143
Source clock frequency ...............................................................143
GPTC characteristics ..................................................................143
Control field ............................................................................143
16-bit mode options ...................................................................144
Basic PWM function ..........................................................................144
Functional block diagram.............................................................144
Enhanced PWM function .....................................................................145
Sample enhanced PWM waveform ..................................................145
Quadrature decoder function...............................................................145
How the quadrature decoder/counter works ............................................146
Provides input signals .................................................................146
Monitors how far the encoder has moved..........................................147
Digital filter ............................................................................147
Testing signals..........................................................................147
Timer support ..........................................................................147
Interrupt controller ..........................................................................148
FIQ interrupts ..........................................................................148
IRQ interrupts ..........................................................................148
32-vector interrupt controller .......................................................148
IRQ characteristics ....................................................................149
Interrupt sources ......................................................................149
Vectored interrupt controller (VIC) flow..................................................151
Configurable system attributes.............................................................151
PLL configuration .............................................................................151
PLL configuration and control system block diagram ............................152
Bootstrap initialization ......................................................................152
Configuring the powerup settings ...................................................152
System configuration registers .............................................................154
Register address map .................................................................154
General Arbiter Control register ...........................................................158
BRC0, BRC1, BRC2, and BRC3 registers ...................................................158
Channel allocation.....................................................................159
AHB Error Detect Status 1 ...................................................................159
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...