Document # 001-20559 Rev. *D
403
Index
CLatch bit 142
CLK_CR0 register 197, 294
CLK_CR1 register 198, 294
CLK24M bit 212
CLK32K bit 212
Clock Input bits
Clock Phase bit in DCBxxCR0 124, 125
Clock Polarity bit 124, 125
Clock Rate bits 158
clock, external digital clock 341
clock doubler 341
switch operation 341
clocking
ClockPhase bit
in ASCxxCR0 register 147
in ASDxxCR0 register 143
digital clocks
CMOUT bit 137
CMP_CR0 register 130, 291
CMP_CR1 register 132, 292
CMP_H bits
CMP_L bits
CMux connections 302
COMP bits 130
CompBus bit
in ACBxxCR1 register 140
in ASCxxCR2 register 149
in ASDxxCR2 register 145
CompCap bit 142
configuration
analog input 305
array digital interconnect 233
multiply accumulate 349
configuration registers in digital blocks
DxBxxFN register 257
DxBxxIN register 259
DxBxxOU register 260
acronyms 23
numeric naming 22
register conventions 22, 107, 112
register names 112
register naming conventions 107
units of measure 22
PSoC core
counter for digital blocks
functionality 244
register definitions 253
timing 263
address spaces 35
addressing modes 39
instruction formats 38
instruction set summary 36–37
internal M8C registers 35
overview 35
register definitions 44
CPU Sleep bit 92, 215
CPU speed settings 88, 100
CPU_F register 44, 59, 67, 184
CPU_SCR0 register 99, 186, 379
CPU_SCR1 register 51, 80, 87, 98, 185, 378
CRCPRS for digital blocks
functionality 245
register definitions 254
timing 266
See
continuous time block
current page pointer in RAM paging 56
D
DA_L bits
data and control registers in digital blocks
DxBxxCR0 registers 256
DxBxxDRx registers 252
in DxBxxDR0 register 117
in DxBxxDR1 register 118
in DxBxxDR2 register 119
in I2C_DR register 161
in MACx_CL0/ACCx_DR3 register 182
in MACx_CL1/ACCx_DR2 register 183
in MACx_X/ACCx_DR1 register 180
in MACx_Y/ACCx_DR0 register 181
in MULx_DH register 178
in MULx_DL register 179
in MULx_X register 176
in MULx_Y register 177
in PRTxDR register 113
in SARADC_DL register 133
in TMP_DRx register 136
Data High Byte bits 172
Data Input bits
Data Invert bit
Data Low Byte bits 173
Data Ready bit 134
DBB00_HL bits
DBB01_HL bits
DBB0x bit
in INT_CLR1 register 165
in INT_MSK1 register 169
DCB02_HL bits
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...