Document # 001-20559 Rev. *D
151
1,E0h
13.3.26
OSC_CR0
Oscillator Control Register 0
This register is used to configure various features of internal clock sources and clock nets.
7
32k Select
0
Internal low precision 32 kHz oscillator.
1
External crystal 32.768 kHz oscillator.
6
PLL Mode
0
Disabled.
1
Enabled. Internal main oscillator is frequency locked to External Crystal Oscillator.
5
No Buzz
0
BUZZ bandgap during power down.
1
Bandgap is always powered even during sleep.
4:3
Sleep[1:0]
Sleep Interval.
00b
1.95 ms (512 Hz)
01b
15.6 ms (64 Hz)
10b
125 ms (8 Hz)
11b
1 s (1 Hz)
2:0
CPU Speed[2:0]
These bits set the CPU clock speed, based on the system clock (SYSCLK). SYSCLK is 24 MHz by
default, but it can optionally be set to 6 MHz on some PSoC devices (see the
), or driven from an external clock.
6 MHz IMO
24 MHz IMO
External Clock
000b
750 kHz
3 MHz
EXTCLK / 8
001b
1.5 MHz
6 MHz
EXTCLK / 4
010b
3 MHz
12 MHz
EXTCLK / 2
011b
6 MHz
24 MHz
EXTCLK / 1
100b
375 kHz
1.5 MHz
EXTCLK / 16
101b
187.5 kHz
750 kHz
EXTCLK / 32
110b
46.9 kHz
187.5 kHz
EXTCLK / 128
111b
23.4 kHz
93.7 kHz
EXTCLK / 256
Individual Register Names and Addresses:
1,E0h
OSC_CR0: 1,E0h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
32k Select
PLL Mode
No Buzz
Sleep[1:0]
CPU Speed[2:0]
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...