Document # 001-20559 Rev. *D
215
Section E:
Analog System
The configurable Analog System section discusses the analog components of the PSoC device and the registers associated
with those components. Note that the analog output drivers are described in the PSoC Core section,
, because they are part of the core input and output signals. This section encompasses the follow-
ing chapters:
■
■
■
Analog Input Configuration on page 241
■
■
Switched Capacitor PSoC Block on page 255
■
Continuous Time PSoC Block on page 249
■
SAR8 ADC PSoC Block on page 265
Top-Level Analog Architecture
The figure below displays the top-level architecture of the
PSoC’s analog system. With the exception of the analog
drivers, each component of the figure is discussed at length
in this section. Analog drivers are discussed in detail within
the PSoC Core section, in the
.
PSoC Analog System
Interpreting the Analog
Documentation
Information in this section covers the CY8C24533,
CY8C23533, CY8C23433CY8C24633 PSoC device. The
following table lists the resources available for the
CY8C24533, CY8C23533, CY8C23433CY8C24633 (and
related) PSoC devices. While reading the analog system
section, keep in mind the number of analog columns in the
CY8C24533, CY8C23533, CY8C23433CY8C24633 is 2.
Analog
Input
Muxing
ANALOG SYSTEM
System Bus
Global Analog Interconnect
Analog PSoC Block Array
Digital
Clocks
from Core
To
Digital
System
Analog
Refs
Column 0
Column 1
2 Column PSoC
CT
CT
SC
SC
PSoC CORE
Port 2
Port 0
Analog
Drivers
SAR8
ADC
PSoC Device Characteristics
PSoC Part
Number
Dig
it
a
l
IO
(
m
ax
)
Dig
it
a
l
Rows
Dig
it
a
l
Block
s
Analog
Input
s
Analog
Out
p
u
ts
Analog
Column
s
Analog
Block
s
CY8C24x23A
24
1
4
12
2
2
6
CY8C24533
26
1
4
12
2
2
4
a
a. 2 CT, 2 SC, 1 SAR8 ADC.
CY8C23533
26
1
4
12
2
2
4
a
CY8C23433
26
1
4
12
2
2
4
a
CY8C24633
25
1
4
12
2
2
4
b
b. 2 CT, 2 SC, 1 SAR8 ADC.
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...