142
Document # 001-20559 Rev. *D
1,ABh
13.3.17
SARADC_CR2
SAR8 ADC Control Register 2
The SAR8 ADC Control Register 2 (SARADC_CR2) is used to control ADC settings.
For additional information, refer to the
“Register Definitions” on page 266
in the SAR8 ADC Block chapter.
7
Test Enable
0
ADC in user mode.
1
ADC in test mode.
6
Free Run
0
ADC in one-shot mode.
1
ADC in free running mode.
5:3
Scale Size[2:0]
000
ADC raw results are directly read out.
001
ADC raw results are divided by 2 when read out.
010
ADC raw results are divided by 4 when read out.
011
ADC raw results are divided by 8 when read out.
100
ADC raw results are divided by 16 when read out.
101
ADC raw results are divided by 32 when read out.
010
ADC raw results are divided by 64 when read out.
This feature does not affect the raw data in ADC raw results register. It only affects the data read out
to the MCU.
2:0
ADC Clock[2:0]
000
ADC clock is SYSCLK.
001
ADC clock is SYSCLK/2
010
ADC clock is SYSCLK/4.
011
ADC clock is SYSCLK/8.
100
ADC clock is SYSCLK/16.
101
ADC clock is SYSCLK/32.
010
ADC clock is SYSCLK/64.
ADC sample rate is ADC clock divided by 8, and its conversion time is ADC clock period multiplied by
8. The maximum ADC clock speed should be no more than 6 MHz. The ADC automatically goes into
test mode after conversion, so for one-shot mode, the low-speed ADC clock consumes more power
than the high-speed ADC clock. In free running mode, the low-speed ADC clock consumes less
power than the high-speed ADC clock.
Individual Register Names and Addresses:
1,ABh
SARADC_CR2 : 1,ABh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 02
Bit Name
Test Enable
Free Run
Scale Size[2:0]
ADC Clock[2:0]
Bits
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...