70
Document # 001-20559 Rev. *D
0,69h
13.2.22
SARADC_CR0
SAR8 ADC Control Register 0
This register is used to control normal ADC operation and show ADC status.
In the table above, note that the reserved bit is a grayed table cell and is not described in the bit description section below.
Reserved bits should always be written with a value of ‘0’. For additional information, refer to the
in the SAR8 ADC Block chapter.
6:3
ADC Channel[3:0]
ADC channel is:
0000
P0[0]
0001
P0[1]
0010
P0[2]
0011
P0[3]
0100
P0[4]
0101
P0[5]
0110
P0[6]
0111
P0[7]
1000
CT1
1001
CT2
2
Data Ready
0
New conversion data is not ready or the conversion data has already been read out. Writing
‘1’ to Start/Busy bit automatically clears bit to ‘0’.
1
ADC has newest conversion data, which has never been read out.
1
Start/Busy
0
ADC has finished the operation. If firmware writes a '1' to this bit it means that firmware trig-
gers the ADC to perform the sample and conversion from the next system clock cycle. If this
bit is already '1' (in ADC conversion mode), the new write of '1' forces the ADC to cancel the
ongoing conversion and restart one new conversion from the next system clock cycle.
When the ADC is set to free running, this signal means start a new ADC conversion. The
ADC then automatically starts the new conversion after it finishes the previous conversion.
1
ADC is busy.
0
ADCEN
The ADC automatically enters low power mode right after it finishes the conversion even in Enable
mode. If the ADC has been disabled, it does not perform any operation.
0
Disable ADC operation.
1
Enable ADC operation.
Individual Register Names and Addresses:
0,69h
SARADC_CR0 : 0,69h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
RW : 1
RC : 0
RC : 0
Bit Name
ADC Channel[3:0]
Data Ready
Start/Busy
ADCEN
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...