Document # 001-20559 Rev. *D
167
Global Digital Interconnect (GDI)
14.2
Register Definitions
The following registers are associated with the Global Digital Interconnect and are listed in address order. Each register
description has an associated register table showing the bit structure for that register. For a complete table of GDI registers,
refer to the
“Summary Table of the Digital Registers” on page 162
.
14.2.1
GDI_x_IN Registers
The Global Digital Interconnect Odd and Even Input Regis-
ters (GDI_x_IN) are used to configure a global input to drive
a global output.
The PSoC device has a configurable Global Digital Intercon-
nect (GDI). Note that the GDI_x_IN and GDI_x_OU regis-
ters should never have the same bits connected. This
results in multiple drivers of one bus.
Bits 7 to 0: GIxNOUTx.
Using the configuration bits in the
GDI_x_IN registers, a global input net may be configured to
drive its corresponding global output net. For example,
The configurability of the GDI does not allow odd and even
nets or nets with different indexes to be connected. The fol-
lowing are examples of connections that are not possible in
the PSoC devices.
There are a total of 16 bits that control the ability of global
inputs to drive global outputs. These bits are in the
GDI_x_IN registers.
enumerates the meaning of
each bit position in either of the GDI_O_IN or GDI_E_IN
registers.
For additional information, refer to the
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,D0h
GIONOUT7
GIONOUT6
GIONOUT5
GIONOUT4
GIONOUT3
GIONOUT2
GIONOUT1
GIONOUT0
RW : 00
1,D1h
GIENOUT7
GIENOUT6
GIENOUT5
GIENOUT4
GIENOUT3
GIENOUT2
GIENOUT1
GIENOUT0
RW : 00
GIE
7
GOE
7
GOE
7
GIO
7
GOE
0
GIE
7
Table 14-2. GDI_x_IN Register
GDI_x_IN[0]
0: No connection between GIx[0] to GOx[0]
1: Allow GIx[0] to drive GOx[0]
GDI_x_IN[1]
0: No connection between GIx[1] to GOx[1]
1: Allow GIx[1] to drive GOx[1]
GDI_x_IN[2]
0: No connection between GIx[2] to GOx[2]
1: Allow GIx[2] to drive GOx[2]
GDI_x_IN[3]
0: No connection between GIx[3] to GOx[3]
1: Allow GIx[3] to drive GOx[3]
GDI_x_IN[4]
0: No connection between GIx[4] to GOx[4]
1: Allow GIx[4] to drive GOx[4]
GDI_x_IN[5]
0: No connection between GIx[5] to GOx[5]
1: Allow GIx[5] to drive GOx[5]
GDI_x_IN[6]
0: No connection between GIx[6] to GOx[6]
1: Allow GIx[6] to drive GOx[6]
GDI_x_IN[7]
0: No connection between GIx[7] to GOx[7]
1: Allow GIx[7] to drive GOx[7]
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...