82
Document # 001-20559 Rev. *D
x,87h
13.2.32
ASDxxCR3
Analog Switch Cap Type D Block Control Register 3
This register is one of four registers used to configure a type D switched capacitor PSoC block.
The register naming convention for arrays of PSoC blocks and their registers is <Prefix>mn<Suffix>, where m=row index,
n=column index; therefore, ASD11CR3 is a register for an analog PSoC block in row 1 column 1. For additional information,
refer to the
“Register Definitions” on page 258
in the Switched Capacitor Block chapter.
7:6
ARefMux[1:0]
Encoding for selecting reference input.
00b
Analog ground is selected.
01b
RefHi input selected. (This is usually the high reference.)
10b
RefLo input selected. (This is usually the low reference.)
11b
Reference selection is driven by the comparator. (When output comparator node is set high,
the input is set to RefHi. When set low, the input is set to RefLo.)
5
FSW1
Bit for controlling gated switches.
0
Switch is disabled.
1
If the FSW1 bit is set to ‘1’, the state of the switch is determined by the AutoZero bit. If the
AutoZero bit is ‘0’, the switch is enabled at all times. If the AutoZero bit is ‘1’, the switch is
enabled only when the Internal PHI2 is high.
4
FSW0
Bits for controlling gated switches.
0
Switch is disabled.
1
Switch is enabled when PHI1 is high.
3
BSW
Enable switching in branch.
0
B branch is a continuous time path.
1
B branch is switched with Internal PHI2 sampling.
2
BMuxSD
Encoding for selecting B inputs. (Note that the available mux inputs vary by individual PSoC block.) In
the table below, only columns ASD20 and ASD11 are used by the 2 column analog PSoC blocks.
ASD20
ASD11
0
ASD11
ACB00
1
ASC10
ACB01
The following table is used by the 1 column analog PSoC blocks.
ASD11
0
Reserved
1
ACB01
1:0
PWR[1:0]
Encoding for selecting one of four power levels.
00b
Off
10b
Medium
01b
Low
11b
High
Individual Register Names and Addresses:
x,87h
ASD11CR3 : x,87h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
ARefMux[1:0]
FSW1
FSW0
BSW
BMuxSD
PWR[1:0]
Bits
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...