Document # 001-20559 Rev. *D
63
0,2Bh
13.2.15
DCBxxCR0
(UART Receiver Control)
Digital Communication Type B Block Control Register 0
This register is the Control register for a UART receiver, if the
register is configured as a ‘101’.
Refer to the
for naming convention and digital row availability information. For additional infor-
“Register Definitions” on page 187
in the Digital Blocks chapter. For the Transmit mode definition, refer to
7
Parity Error
0
Indicates that no parity error has occurred.
1
Valid when RX Reg Full is set, indicating that a parity error has occurred in the received
byte and cleared on a read of this (CR0) register.
6
Overrun
0
Indicates that no overrun has occurred.
1
Valid when RX Reg Full is set, indicating that the byte in the RX Buffer register has not been
read before the next byte is loaded. It is cleared on a read of this (CR0) register.
5
Framing Error
0
Indicates no framing error has occurred.
1
Valid when RX Reg Full is set, indicating that a framing error has occurred (a logic 0 was
sampled at the STOP bit, instead of the expected logic 1). It is cleared on a read of this
(CR0) register.
4
RX Active
0
Indicates that no reception is in progress.
1
Indicates that a reception is in progress. It is set by the detection of a START bit and
cleared at the
3
RX Reg Full
0
Indicates that the RX Buffer register is empty.
1
Indicates that a byte is received and transferred to the RX Buffer (DR2) register. This bit is
cleared when the RX Buffer register (DR2) is read by the CPU. Interrupt source.
2
Parity Type
0
Even parity.
1
Odd parity.
1
Parity Enable
0
Parity is not enabled.
1
Parity is enabled, frame includes parity bit.
0
Enable
0
Serial Receiver is not enabled.
1
Serial Receiver is enabled.
Individual Register Names and Addresses:
0,2Bh
DCB02CR0: 0,2Bh
DCB03CR0: 0,2Fh
7
6
5
4
3
2
1
0
Access : POR
R : 0
R : 0
R : 0
R : 0
R : 0
RW : 0
RW : 0
RW : 0
Bit Name
Parity Error
Overrun
Framing Error
RX Active
RX Reg Full
Parity Type
Parity Enable
Enable
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...