228
Document # 001-20559 Rev. *D
Analog Interface
Bit 3: SARSIGN.
This bit is the SAR sign selection and
optionally inverts the comparator input to the SAR accelera-
tor. It must be set based on the type of PSoC block configu-
ration selected.
Bits 2 and 1: SARCOL[1:0].
These bits are the column
select for the SAR comparator input. The DAC portion of the
SAR can reside in any of the appropriate positions in the
analog PSoC block array. However, once the COMPARA-
TOR block is positioned (and it is possible to have the DAC
and COMPARATOR in the same block), this position should
be the column selected.
Bit 0: SYNCEN.
This bit is to synchronize CPU data writes
to Switched Capacitor (SC) block operation in the analog
array. The SC block clock is selected in the CLK_CR0 regis-
ter. The selected clock source is divided by four and the out-
put is a pair of two-phase, non-overlapping clocks: PHI1 and
PHI2. There is an optimal time, with respect to the PHI1 and
PHI2 clocks, to change the capacitor configuration in the SC
block, which is typically the rising edge of PHI1. This is nor-
mally the time when the input branch capacitor is charging.
When this bit is set, any write to an SC block register is
stalled until the rising edge of the next PHI1 clock phase, for
the column associated with the SC block address. The stall-
ing operation is implemented by suspending the CPU clock.
No CPU activity occurs during the stall, including interrupt
processing. Therefore, the effect of stalling on CPU through-
put must be considered.
For additional information, refer to the
18.4.3
CMP_CR1 Register
The Analog Comparator Bus Register 1 (CMP_CR1) is used
to override the analog column comparator synchronization.
Bits 5 to 4: CLDIS[x].
When these bits are set, the given
column is not synchronized to PHI2 in the analog interface.
This capability is typically used to allow a continuous time
comparator result to propagate directly to the interrupt con-
troller during sleep. Since the master clocks (except the 32
kHz clock) are turned off during sleep, the synchronizer
must be bypassed.
For additional information, refer to the
Table 18-5. Typical PSoC Block Configurations
Configuration
Description
Sign
SAR6 – 2 blocks
1 DAC6, 1 COMP (could be CT)
0
SAR6 – 1 block
DAC6 and COMP in 1 block
1
MS SAR10 – 3 blocks
1 DAC9, 1 COMP (could be CT)
(when processing MS DAC block)
0
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,66h
CLDIS[1]
CLDIS[0]
RW : 00
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...