Document # 001-20559 Rev. *D
67
0,65h
13.2.19
ASY_CR
Analog Synchronization Control Register
This register is used to control SAR operation, except for the SYNCEN bit, which is associated with analog register write stall-
ing.
Use the register table above, in addition to the detailed register bit descriptions below, to determine which bits are reserved
for some smaller PSoC devices. Note that reserved bits are grayed table cells and are not described in the bit description sec-
tion below. Reserved bits should always be written with a value of ‘0’. For additional information, refer to the
in the Analog Interface chapter.
6:4
SARCNT[2:0]
Initial SAR count. This field is initialized to the number of SAR bits to process.
Note
Any write to the SARCNT bits, other than ‘0’, results in a modification of the read back of any
analog register in the analog array. These bits must always be zero, except for SAR processing.
3
SARSIGN
This bit adjusts the SAR comparator based on the type of block addressed. In a DAC configuration
with more than one analog block (more than 6 bits), this bit is set to ‘0’ when processing the most sig-
nificant block. It is set to ‘1’ when processing the least significant block., because the least significant
block is an inverting input to the most significant block.
2:1
SARCOL[1:0]
The selected column corresponds with the position of the SAR comparator block. Note that the com-
parator and DAC can be in the same block.
00b
Analog Column 0 is the source for SAR comparator.
01b
Analog Column 1 is the source for SAR comparator.
10b
11b
0
SYNCEN
Set to ‘1’, stalls the CPU until the rising edge of PHI1, if a write to a register within an analog SC block
takes place.
0
CPU stalling disabled.
1
CPU stalling enabled.
Individual Register Names and Addresses:
0,65h
ASY_CR: 0,65h
7
6
5
4
3
2
1
0
Access : POR
W : 0
RW : 0
RW : 0
RW : 0
Bit Name
SARCNT[2:0]
SARSIGN
SARCOL[1:0]
SYNCEN
Bits
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...