94
Document # 001-20559 Rev. *D
0,D6h
13.2.44
I2C_CFG
I
2
C Configuration Register
This register is used to set the basic operating modes, baud rate, and selection of interrupts.
In the table above, note that reserved bits are grayed table cells and are not described in the bit description section below.
Reserved bits should always be written with a value of ‘0’. For additional information, refer to the
in the I2C chapter
.
6
PSelect
I2C Pin Select.
0
P1[5] and P1[7]
1
P1[0] and P1[1]
Note
Read the I2C chapter for a discussion of the side effects of choosing the P1[0] and P1[1] pair of
pins.
5
Bus Error IE
Bus Error Interrupt Enable.
0
Disabled.
1
Enabled. An interrupt is generated on the detection of a Bus Error.
4
Stop IE
Stop Interrupt Enable.
0
Disabled.
1
Enabled. An interrupt is generated on the detection of a Stop Condition.
3:2
Clock Rate[1:0]
00b
100K Standard Mode
01b
400K Fast Mode
10b
50K Standard Mode
11b
Reserved
1
Enable Master
Writing a ‘0’ to both the Enable Master and Enable Slave bits holds the I2C hardware in reset.
0
Disabled
1
Enabled
0
Enable Slave
Writing a ‘0’ to both the Enable Master and Enable Slave bits holds the I2C hardware in reset.
0
Disabled
1
Enabled
Individual Register Names and Addresses:
0,D6h
I2C_CFG: 0,D6h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
PSelect
Bus Error IE
Stop IE
Clock Rate[1:0]
Enable Master
Enable Slave
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...