264
Document # 001-20559 Rev. *D
Switched Capacitor PSoC Block
23.3.8
ASDxxCR3 Register
The Analog Switch Cap Type D Block Control Register 3
(ASDxxCR3) is one of four registers used to configure a
type D switch capacitor PSoC block.
Bits 7 and 6: ARefMux[1:0].
These bits select the refer-
ence input of the A capacitor branch.
Bit 5: FSW1.
This bit is used to control a switch in the inte-
grator capacitor path. It connects the output of the opamp to
the integrating cap. The state of the switch is affected by the
state of the AutoZero bit in the Control 2 register. If the
FSW1 bit is set to ‘0’, the switch is always disabled. If the
FSW1 bit is set to ‘1’, the AutoZero bit determines the state
of the switch. If the AutoZero bit is ‘0’, the switch is enabled
at all times. If the AutoZero bit is ‘1’, the switch is enabled
only when the internal PHI2 is high.
Bit 4: FSW0.
This bit is used to control a switch in the inte-
grator capacitor path. It connects the output of the opamp to
analog ground.
Bit 3: BSW.
This bit is used to control switching in the B
branch. If disabled, the B capacitor branch is a continuous
time branch like the C branch of the SC A Block. If enabled,
then on internal PHI1, both ends of the cap are switched to
analog ground. On internal PHI2, one end is switched to the
B input and the other end is switched to the summing node.
Bit 2: BMuxSD.
This bit controls muxing to the input of the
B capacitor branch. The B branch can be switched or
unswitched.
Bits 1 and 0: PWR[1:0].
The power bits serve as encoding
for selecting one of four power levels. The block always
powers up in the off state.
For additional information, refer to the
.
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
x,87h
ARefMux[1:0]
FSW1
FSW0
BSW
BMuxSD
PWR[1:0]
RW : 00
LEGEND
x
An “x” before the comma in the address field indicates that the register exists in both register banks.
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...