Document # 001-20559 Rev. *D
307
I2C
Figure 28-11. Master Stop/Start Chaining
28.4.5
Master Restart Timing
shows the Master Restart timing. After the ACK/NACK bit, the clock is held low for a half-bit time (8/16 clocks
corresponding to the 16 or 32 times sampling rates), during which time the data is allowed to go high, then a valid start is gen-
erated in the following 3 half-bit times as shown.
Figure 28-12. Master Restart Timing
28.4.6
Master Stop Timing
shows basic Master Stop timing. In order to generate a stop, the SDA line is first pulled low, in accordance with
the basic SDA output timing. Then, after the full low of SCL is completed and the SCL line is pulled high, the SDA line remains
low for a full 1 half-bit time before it is pulled high to signal the stop.
Figure 28-13. Master Stop Timing
SCL
SDA
CLOCK
SDA_IN
(Synchronized)
STOP/START
DETECT
SCL_OUT
SDA_OUT
START
STOP
5/13 Clocks
8/16 Clocks
2 Clocks
SCL
SDA
MASTER TX: RX ACK/NACK
MASTER RX: TX NACK
8/16
8/16
8/16
8/16
SCL
SDA
CLOCK
2 Clocks
8/16 Clocks
8/16 Clocks
SCL_IN
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...