![Cypress PSoC CY8C23533 Technical Reference Manual Download Page 265](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366265.webp)
Document # 001-20559 Rev. *D
201
Digital Blocks
If the width of the PWM low time is reduced to a point where
it is equal to the dead band period, the corresponding
phase, PHI2, disappears altogether. Note that after the ris-
ing edge of the PWM, the opposite phase still has the pro-
grammed dead band.
shows an example
where the dead band period is two and the PWM width is
two. In this case, the high time of PHI2 is zero clocks. Note
that the phase 1 dead band time is still two clocks.
Figure 17-12. PWM Width Equal to Dead Band Period
In the case where the dead band period is greater than the
high or low of the PWM reference, the output of the associ-
ated phase is not asserted high.
17.3.3.2
Kill Operation
It is assumed that the KILL input is not synchronized at the
row input. (This is not a requirement; however, if synchro-
nized, the KILL operation has up to two 24 MHz clock cycles
latency, which is undesirable.) To support the restart modes,
the negation of KILL is internally (in the block) synchronized
to the 24 MHz system clock.
There are three KILL modes supported. In all cases, the
KILL signal asynchronously forces the outputs to logic 0.
The differences in the modes come from how dead band
processing is restarted.
1.
Synchronous Restart Mode
: When KILL is asserted
high, the internal state is held in reset and the initial dead
band period is reloaded into the counter. While KILL is
held high, incoming PWM reference edges are ignored.
When KILL is negated, the next incoming PWM refer-
ence edge restarts dead band processing. See
.
2.
Asynchronous Restart Mode
: When KILL is asserted
high, the internal state is not affected. When KILL is
negated, the outputs are restored, subject to a minimum
disable time between one-half and one and one-half
clock cycle. See
.
3.
Disable Mode
: There is no specific timing associated
with this mode. The block is disabled and the user must
re-enable the function in firmware to continue process-
ing.
Figure 17-13. Synchronous Restart KILL Mode
Figure 17-14. Asynchronous Restart Kill Mode
CLK
PWM
PHI1
PHI2
2
2
2
PWM
REFERENCE
PHI2
PHI1
KILL
Short KILL, outputs off for
remainder of current cycle.
Operation resumes on
the next PWM edge.
PWM
REFERENCE
PHI2
PHI1
KILL
Output is off for duration
of KILL on time.
These edges
are skipped.
Operation resumes
on this edge.
PWM
REFERENCE
PHI2
PHI1
KILL
Outputs are forced low only as
long as the KILL is asserted,
subject to the minimum disable
time. Internal operation is
unaffected.
PWM
REFERENCE
PHI2
PHI1
KILL
Outputs are disabled
immediately on KILL.
Minimum disable time
is between ½ and 1½
block clock cycle.
PHI1 or PHI2
KILL
BLOCK CLK
Example of KILL shorter
than the minimum.
Example of KILL longer
than the minimum.
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...