Document # 001-20559 Rev. *D
249
22.
Continuous Time PSoC Block
This chapter discusses the Analog Continuous Time PSoC Block and its associated registers. This block supports program-
mable
opamp circuits; instrumentation amplifiers, using two CT blocks (differential gain); and modest
response-time analog comparators. For a complete table of the Continuous Time PSoC Block registers, refer to the
mary Table of the Analog Registers” on page 217
. For a quick reference of all PSoC registers in address order, refer to the
Register Details chapter on page 47
22.1
Architectural Description
The Analog Continuous Time blocks are built around a rail-
to-rail input and output, low offset, low
opamp. There
are several analog multiplexers (muxes) controlled by regis-
ter bit settings in the control registers that determine the sig-
nal topology inside the block. There is also a precision
resistor string located in the feedback path of the opamp,
which is controlled by register bit settings.
The block also contains a low power comparator, connected
to the same inputs and outputs as the main amplifier. This
comparator is useful for providing a digital compare output in
low power sleep modes, when the main amplifier is powered
off.
There are three discrete outputs from this block. These out-
puts connect to the following buses:
1. The analog output bus (ABUS), which is an analog bus
resource shared by all of the analog blocks in the analog
column. This signal may also be routed externally
through an output buffer.
2. The comparator bus (CBUS), which is a digital bus
resource shared by all of the analog blocks in the analog
column.
3. The local output buses (OUT, GOUT, and LOUT), which
are routed to neighboring blocks. GOUT and LOUT refer
to the gain/loss mode configuration of the block and con-
nect to GIN/LIN inputs of neighboring blocks.
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...