![Cypress PSoC CY8C23533 Technical Reference Manual Download Page 122](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366122.webp)
58
Document # 001-20559 Rev. *D
0,23h
13.2.10
DxBxxCR0
(Dead Band Control)
Digital Basic/Communication Type B Block Control Register 0
This register is the Control register for a dead band, if the
register is configured as a ‘100’.
Refer to the
for naming convention and digital row availability information. In the table above,
note that reserved bits are grayed table cells and are not described in the bit description section below. Reserved bits should
always be written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 187
in the Digital
Blocks chapter.
2
Bit Bang Clock
When Bit Bang mode is enabled, the output of this register bit is substituted for the PWM reference.
This register may be toggled by user firmware to generate PHI1 and PH2 output clocks with the pro-
grammed dead time.
1
Bit Bang Mode
0
Dead Band Generator uses the previous block primary output as the input reference.
1
Dead Band Generator uses the Bit Bang Clock register as the input reference.
0
Enable
0
Dead Band Generator is not enabled.
1
Dead Band Generator is enabled.
Individual Register Names and Addresses:
0,23h
DBB00CR0: 0,23h
DBB01CR0: 0,27h
DCB02CR0: 0,2Bh
DCB03CR0: 0,2Fh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
Bit Name
Bit Bang Clock
Bit Bang Mode
Enable
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...