Document # 001-20559 Rev. *D
53
0,20h
13.2.5
DxBxxDR0
Digital Basic/Communication Type B Block Data Register 0
This register is the data register for a digital block.
The use of this register is dependent on which function is selected for its block. This selection is made in the FN[2:0] bits of
the
. (For the Timer, Counter, Dead Band, and CRCPRS functions, a read of the DxBxxDR0
register returns 00h and transfers DxBxxDR0 to DxBxxDR2.)
The naming convention for the digital basic/communication and control registers is as follows. The first ‘x’ in the digital regis-
ter’s name represents either “B” for basic or “C” for communication. For rows of digital PSoC blocks and their registers, the
second ‘x’ set represents <Prefix>mn<Suffix>, where m=row index, n=column index. Therefore, DBB21DR0 is a digital basic
register for a digital PSoC block in row 2 column 1. For additional information, refer to the
“Register Definitions” on page 187
in the Digital Blocks chapter.
7:0
Data[7:0]
Data for selected function.
Block Function
Register Function
DCB Only
Timer
Count Value
No
Counter
Count Value
No
Dead Band
Count Value
No
CRCPRS
LFSR *
No
SPIM
Shifter
Yes
SPIS
Shifter
Yes
TXUART
Shifter
Yes
RXUART
Shifter
Yes
Linear Feedback Shift Register (LFSR)
Individual Register Names and Addresses:
0,20h
DBB00DR0 : 0,20h
DBB01DR0 : 0,24h
DCB02DR0 : 0,28h
DCB03DR0 : 0,2Ch
7
6
5
4
3
2
1
0
Access : POR
R : 00
Bit Name
Data[7:0]
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...