![Cypress PSoC CY8C23533 Technical Reference Manual Download Page 191](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366191.webp)
Document # 001-20559 Rev. *D
127
1,20h
13.3.5
DxBxxFN
Digital Basic/Communications Type B Block Function Register
This register contains the primary Mode and Function bits that determine the function of the block.
Before changing any of the configuration registers (DxBxxFN, DxBxxIN, and DxBxxOU), disable the corresponding digital
block by setting bit 0 in the CR0 or DxBxxCR0 register to ‘0’. The values in the DxBxxFN register should not be changed while
the block is enabled. After all configuration changes are made, enable the block by setting bit 0 in the DxBxxCR0 register to
‘1’.
The naming convention for this register is as follows. The first ‘x’ in the digital register’s name represents either “B” for basic
or “C” for communication. For rows of digital PSoC blocks and their registers, the second ‘x’ set represents <Prefix>mn<Suf-
fix>, where m=row index, n=column index. Therefore, DCB12FN is a digital communication register for a digital PSoC block in
row 1 column 2. Depending on the digital row characteristics of your PSoC device, some addresses may not be available. For
additional information, refer to the
“Register Definitions” on page 187
in the Digital Blocks chapter.
7
Data Invert
0
Data input is non-inverted.
1
Data input is inverted.
6
BCEN
Enable Primary Function Output to drive the broadcast net.
0
Disable
1
Enable
5
End Single
0
Block is not the end of a chained function or the function is not chainable.
1
Block is the end of a chained function or a standalone block in a chainable function.
4:3
Mode[1:0]
These bits are function dependent and are described by function as follows.
Timer or Counter:
Mode[0] signifies the interrupt type.
0
Interrupt on Terminal Count
1
Interrupt on Compare True
Mode[1] signifies the compare type.
0
Compare on Less Than or Equal
1
Compare on Less Than
CRCPRS:
Mode[1:0] are encoded as the Compare Type.
00b
Compare on Equal
01b
Compare on Less Than or Equal
10b
Reserved
11b
Compare on Less Than
(continued on next page)
Individual Register Names and Addresses:
1,20h
DBB00FN : 1,20h
DBB01FN : 1,24h
DCB02FN : 1,28h
DCB03FN : 1,2Ch
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
Data Invert
BCEN
End Single
Mode[1:0]
Function[2:0]
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...