Document # 001-20559 Rev. *D
213
Digital Blocks
Framing Error status indicates that the STOP bit associated
with a given byte was not received correctly (expecting a '1',
but received a '0'). This typically occurs when the difference
between the baud rates of the transmitter and receiver is
greater than the maximum allowed.
Overrun occurs when there is a received data byte in the RX
Buffer register and a new byte is loaded into the RX Buffer
register before the user has had a chance to read the previ-
ous one. Because the RX Buffer register is actually a latch,
Overrun status is set one-half cycle before RX Reg Full.
This means that although the new data is not available, the
previous data has been overwritten because the latch was
opened.
Parity Error status indicates that resulting parity calculation
on the received byte does not match the value of the parity
bit that was transmitted. This status is set on the sample
point of the STOP signal.
Status Clear On Read.
Refer to the SPIM subsection in
Figure 17-30. Status Timing for Receiver
CCLK
IDLE
START
BIT0
STATE
BIT1
BIT5
BIT6
BIT7
STOP
RXD
D0
D6
D7
D1
RX_REG_FULL
PARITY_ERROR, FRAMING_ERROR
RX_ACTIVE
IDLE
All status, except Overrun,
is set synchronously with
the STOP bit sample point.
OVERRUN
Overrun is set one half
cycle before RX REG Full.
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...