134
Document # 001-20559 Rev. *D
1,61h
13.3.9
CLK_CR1
Analog Clock Source Control Register 1
This register is used to select the clock source for an individual analog column.
In the table above, note that reserved bits are grayed table cells and are not described in the bit description section below.
Reserved bits should always be written with a value of ‘0’. For additional information, refer to the
in the Analog Interface chapter.
6
SHDIS
Sample and hold disable.
0
Enabled
1
Disabled
5:3
ACLK1[2:0]
Select the clocking source for Analog Clock 1.
000b
Digital Basic Block 00
001b
Digital Basic Block 01
010b
Digital Communication Block 02
011b
Digital Communication Block 03
100b
Digital Basic Block 10
101b
Digital Basic Block 11
110b
Digital Communication Block 12
111b
Digital Communication Block 13
2:0
ACLK0[2:0]
Select the clocking source for Analog Clock 0.
000b
Digital Basic Block 00
001b
Digital Basic Block 01
010b
Digital Communication Block 02
011b
Digital Communication Block 03
100b
Digital Basic Block 10
101b
Digital Basic Block 11
110b
Digital Communication Block 12
111b
Digital Communication Block 13
Individual Register Names and Addresses:
1,61h
CLK_CR1: 1,61h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
Bit Name
SHDIS
ACLK1[2:0]
ACLK0[2:0]
Bits
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...