![Cypress PSoC CY8C23533 Technical Reference Manual Download Page 324](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366324.webp)
260
Document # 001-20559 Rev. *D
Switched Capacitor PSoC Block
23.3.2
ASCxxCR1 Register
The Analog Switch Cap Type C Block Control Register 1
(ASCxxCR1) is one of four registers used to configure a
type C switch capacitor PSoC block.
Bits 7 to 5: ACMUX[2:0].
These bits control the input mux-
ing for both the A and C capacitor branches. The high order
bit, ACMux[2], selects one of two inputs for the C branch.
Bits 4 to 0: BCap[4:0].
The BCap bits set the value of the
capacitor in the B path.
For additional information, refer to the
.
23.3.3
ASCxxCR2 Register
The Analog Switch Cap Type C Block Control Register 2
(ASCxxCR2) is one of four registers used to configure a
type C switch capacitor PSoC block.
Bit 7: AnalogBus.
This bit gates the output to the analog
column bus (ABUS). The output on the ABUS is affected by
the state of the ClockPhase bit in the Control 0 register. If
AnalogBus is set to ‘0’, the output to the analog column bus
is tri-stated. If AnalogBus is set to ‘1’, the signal that is out-
put to the analog column bus is selected by the ClockPhase
bit. If the ClockPhase bit is ‘0’, the block output is gated by
sampling clock on the last part of PHI2. If the ClockPhase bit
is ‘1’, the block output continuously drives the ABUS.
Bit 6: CompBus.
This bit controls the output to the column
comparator bus (CBUS). Note that if the CBUS is not driven
by anything in the column, it is pulled low. The comparator
output is evaluated on the rising edge of internal PHI1 and is
latched so it is available during internal PHI2.
Bit 5: AutoZero.
This bit controls the shorting of the output
to the inverting input of the opamp. When shorted, the
opamp is basically a follower. The output is the opamp off-
set. By using the feedback capacitor of the integrator, the
block can memorize the offset and create an offset cancella-
tion scheme. AutoZero also controls a pair of switches
between the A and B branches and the summing node of
the opamp. If AutoZero is enabled, then the pair of switches
is active. AutoZero also affects the function of the FSW1 bit
in the Control 3 register.
Bits 4 to 0: CCap[4:0].
The CCap bits set the value of the
capacitor in the C path.
For additional information, refer to the
.
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
x,95h
ACMux[2:0]
BCap[4:0]
RW : 00
LEGEND
x
An “x” before the comma in the address field indicates that the register exists in both register banks.
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
x,96h
AnalogBus
CompBus
AutoZero
CCap[4:0]
RW : 00
LEGEND
x
An “x” before the comma in the address field indicates that the register exists in both register banks.
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...