62
Document # 001-20559 Rev. *D
0,2Bh
13.2.14
DCBxxCR0
(UART Transmitter Control)
Digital Communication Type B Block Control Register 0
This register is the Control register for a UART transmitter, if the
register is configured as a ‘101’.
Refer to the
for naming convention and digital row availability information. In the table above,
note that reserved bits are grayed table cells and are not described in the bit description section below. Reserved bits should
always be written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 187
in the Digital
Blocks chapter. For the Receive mode definition, refer to section 13.2.15 on page 63.
5
TX Complete
0
Indicates that a byte may still be in the process of shifting out.
1
Indicates that a byte is shifted out and all associated framing bits are generated. Optional
interrupt. Cleared on a read of this (CR0) register.
4
TX Reg Empty
Reset state and the state when the block is disabled is ‘1’.
0
Indicates that a byte is currently buffered in the TX register.
1
Indicates that a byte is written to the TX register and cleared on write of the TX Buffer regis-
ter. This is the default interrupt. TX Reg Empty interrupt occurs only after the first data byte
is written and transferred into the shifter.
2
Parity Type
0
Even parity.
1
Odd parity.
1
Parity Enable
0
Parity is not enabled.
1
Parity is enabled, frame includes parity bit.
0
Enable
0
Serial Transmitter is not enabled.
1
Serial Transmitter is enabled.
Individual Register Names and Addresses:
0,2Bh
DCB02CR0: 0,2Bh
DCB03CR0: 0,2Fh
7
6
5
4
3
2
1
0
Access : POR
R : 0
R : 1
RW : 0
RW : 0
RW : 0
Bit Name
TX Complete
TX Reg Empty
Parity Type
Parity Enable
Enable
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...