144
Document # 001-20559 Rev. *D
1,D0h
13.3.19
GDI_O_IN
Global Digital Interconnect Odd Inputs Register
This register is used to configure a global input to drive a global output.
For additional information, refer to the
“Register Definitions” on page 167
in the Global Digital Interconnect chapter.
7
GIONOUT7
0
GIO[7] does not drive GOO[7].
1
GIO[7] drives its value on to GOO[7].
6
GIONOUT6
0
GIO[6] does not drive GOO[6].
1
GIO[6] drives its value on to GOO[6].
5
GIONOUT5
0
GIO[5] does not drive GOO[5].
1
GIO[5] drives its value on to GOO[5].
4
GIONOUT4
0
GIO[4] does not drive GOO[4].
1
GIO[4] drives its value on to GOO[4].
3
GIONOUT3
0
GIO[3] does not drive GOO[3].
1
GIO[3] drives its value on to GOO[3].
2
GIONOUT2
0
GIO[2] does not drive GOO[2].
1
GIO[2] drives its value on to GOO[2].
1
GIONOUT1
0
GIO[1] does not drive GOO[1].
1
GIO[1] drives its value on to GOO[1].
0
GIONOUT0
0
GIO[0] does not drive GOO[0].
1
GIO[0] drives its value on to GOO[0].
Individual Register Names and Addresses:
1,D0h
GDI_O_IN: 1,D0h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
GIONOUT7
GIONOUT6
GIONOUT5
GIONOUT4
GIONOUT3
GIONOUT2
GIONOUT1
GIONOUT0
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...