78
Document # 001-20559 Rev. *D
x,73h
13.2.28
ACBxxCR2
Analog Continuous Time Type B Block Control Register 2
This register is one of four registers used to configure a type B continuous time PSoC block.
The register naming convention for arrays of PSoC blocks and their registers is <Prefix>mn<Suffix>, where m=row index,
n=column index; therefore, ACB01CR2 is a register for an analog PSoC block in row 0 column 1. For additional information,
refer to the
“Register Definitions” on page 251
in the Continuous Time Block chapter.
7
CPhase
0
Comparator Control latch is transparent on PHI1.
1
Comparator Control latch is transparent on PHI2.
6
CLatch
0
Comparator Control latch is always transparent.
1
Comparator Control latch is active.
5
CompCap
0
Comparator Mode.
1
Opamp Mode.
4
TMUXEN
Test Mux.
0
Disabled.
1
Enabled.
3:2
TestMux[1:0]
Select block bypass mode. Note that available mux inputs vary by individual PSoC block and
TMUXEN must be set. In the table below, columns ACB00 and ACB01 are used by the 2 column
PSoC blocks.
ACB00 ACB01
00b
Positive Input to
ABUS0
ABUS1
01b
AGND to
ABUS0
ABUS1
10b
RefLo to
ABUS0
ABUS1
11b
RefHi to
ABUS0
ABUS1
1:0
PWR[1:0]
Encoding for selecting one of four power levels. High Bias mode doubles the power at each of these
settings. See bit 6 in the
.
00b
Off.
01b
Low.
10b
Medium.
11b
High.
Individual Register Names and Addresses:
x,73h
ACB00CR2 : x,73h
ACB01CR2 : x,77h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
CPhase
CLatch
CompCap
TMUXEN
TestMux[1:0]
PWR[1:0]
Bits
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...