Document # 001-20559 Rev. *D
101
0,DBh
13.2.49
INT_CLR1
Interrupt Clear Register 1
This register is used to clear posted interrupts for digital blocks or generate interrupts. When bits in this register are read, a ‘1’
is returned for every bit position that has a corresponding posted interrupt. When bits in this register are written with a ‘0’ and
ENSWINT is not set, posted interrupts are cleared at the corresponding bit positions. If there was not a posted interrupt, there
is no effect. When bits in this register are written with a ‘1’ and ENSWINT is set, an interrupt is posted in the interrupt control-
ler. Note that the ENSWINT bit is in the
Use the register table above, in addition to the detailed register bit descriptions below, to determine which bits are reserved
for some smaller PSoC devices. Note that reserved bits are grayed table cells and are not described in the bit description sec-
tion. Reserved bits should always be written with a value of ‘0’. For additional information, refer to the
in the Interrupt Controller chapter.
3
DCB03
Digital Communications Block type B, row 0, position 3.
Read 0
No posted interrupt.
Read 1
Posted interrupt present.
Write 0 AND ENSWINT = 0
Clear posted interrupt if it exists.
Write 1 AND ENSWINT = 0
No effect.
Write 0 AND ENSWINT = 1
No effect.
Write 1 AND ENSWINT = 1
Post an interrupt.
2
DCB02
Digital Communications Block type B, row 0, position 2.
Read 0
No posted interrupt.
Read 1
Posted interrupt present.
Write 0 AND ENSWINT = 0 Clear posted interrupt if it exists.
Write 1 AND ENSWINT = 0 No effect.
Write 0 AND ENSWINT = 1 No effect.
Write 1 AND ENSWINT = 1 Post an interrupt.
1
DBB01
Digital Basic Block type B, row 0, position 1.
Read 0
No posted interrupt.
Read 1
Posted interrupt present.
Write 0 AND ENSWINT = 0 Clear posted interrupt if it exists.
Write 1 AND ENSWINT = 0 No effect.
Write 0 AND ENSWINT = 1 No effect.
Write 1 AND ENSWINT = 1 Post an interrupt.
0
DBB00
Digital Basic Block type B, row 0, position 0.
Read 0
No posted interrupt.
Read 1
Posted interrupt present.
Write 0 AND ENSWINT = 0 Clear posted interrupt if it exists.
Write 1 AND ENSWINT = 0 No effect.
Write 0 AND ENSWINT = 1 No effect.
Write 1 AND ENSWINT = 1 Post an interrupt.
Individual Register Names and Addresses:
0,DBh
INT_CLR1: 0,DBh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
DCB03
DCB02
DBB01
DBB00
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...