Document # 001-20559 Rev. *D
121
x,FEh
13.2.69
CPU_SCR1
System Status and Control Register 1
This register is used to convey the status and control of events related to internal resets and watchdog reset.
In the table above, note that reserved bits are grayed table cells and are not described in the bit description section. Reserved
bits should always be written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 51
in the
SROM chapter or
“Register Definitions” on page 23
of the External Crystal Oscillator (ECO) chapter.
Note
5. Bits 3 and 2 (ECO EXW and ECO EX, respectively) cannot be used by the CY8C27x43 for silicon revision A, and by the
CY8C24533, CY8C23533, CY8C23433, CY8C24633, CY8C24x23, and CY8C22x13 PSoC devices.
7
IRESS
This bit is read only.
0
Boot phase only executed once.
1
Boot phase occurred multiple times.
3
ECO EXW
ECO Exists Written.
1
The ECO Exists Written bit has been written with a ‘1’ or ‘0’ and is now locked.
0
The ECO Exists Written bit has never been written in User mode.
2
ECO EX
ECO Exists (write once – see the explanation in
“Register Definitions” on page 23
).
1
ECO operation exists (set/reset OSC_CR[7] to enable/disable).
0
ECO operation does not exist. 32 kHz clock source is locked to operate from the ILO.
0
IRAMDIS
0
SRAM is initialized to 00h after POR, XRES, and WDR.
1
Address 03h - D7h of SRAM Page 0 are not modified by WDR.
Individual Register Names and Addresses:
x,FEh
CPU_SCR1: x,FEh
7
6
5
4
3
2
1
0
Access : POR
R : 0
R : 0
RW : 0
RW : 0
Bit Name
IRESS
ECO EXW
ECO EX
IRAMDIS
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...