76
Document # 001-20559 Rev. *D
x,72h
13.2.27
ACBxxCR1
Analog Continuous Time Type B Block Control Register 1
This register is one of four registers used to configure a type B continuous time PSoC block.
The register naming convention for arrays of PSoC blocks and their registers is <Prefix>mn<Suffix>, where m=row index,
n=column index; therefore, ACB01CR1 is a register for an analog PSoC block in row 0 column 1. For additional information,
refer to the
“Register Definitions” on page 251
in the Continuous Time Block chapter.
7
AnalogBus
Enable output to the analog bus.
0
Disable output to analog column bus.
1
Enable output to analog column bus.
6
CompBus
Enable output to the comparator bus.
0
Disable output to comparator bus.
1
Enable output to comparator bus.
5:3
NMux[2:0]
Encoding for negative input select. Note that available mux inputs vary by individual PSoC block. In
the table below, only columns ACB00 and ACB01 are used by the 2 column analog PSoC blocks.
ACB00
ACB01
000b
ACB01
ACB00
001b
AGND
AGND
010b
RefLo
RefLo
011b
RefHi
RefHi
100b
FB
#
FB
#
101b
Vss
ASD11
110b
ASD11
Vss
111b
Port Inputs
Port Inputs
# Feedback point from tap of the feedback resistor as defined by corresponding CR0 bits [7:4]
and CR3 bit 0.
(continued on next page)
Individual Register Names and Addresses:
x,72h
ACB00CR1 : x,72h
ACB01CR1 : x,76h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
AnalogBus
CompBus
NMux[2:0]
PMux[2:0]
Bits
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...