Document # 001-20559 Rev. *D
139
1,A8h
13.3.14
SARADC_TRS
SAR8 ADC Auto Align/Trigger Source Register
This register is where the ADC auto align/trigger source is set.
Select any digital blocks in digital ROW0 as the align/trigger source for ADC conversion. You can also select two adjacent
blocks in digital ROW0 as the align/trigger source for ADC conversion. For example, if there is one PWM8 UM in block DBB0x
and the system needs the ADC auto aligned with the PWM pulse, you can select the DBB0x as auto align/trigger source to
the ADC. Through setting the SARADC_TRCL register, you can trigger the ADC start conversion at any point during one
PWM cycle. You can also select two adjacent blocks as auto align/trigger source to align with a 16-bit PWM, timer, or counter.
Be sure that the block you select is the same block you place the user module that aligns with the ADC.
For additional information, refer to the
“Register Definitions” on page 266
in the SAR8 ADC Block chapter.
7:6
DCB03_HL[1:0]
Bit 7
0
DCB03 DR0 is not driving the channel high.
1
DCB03 DR0 is driving the channel high.
Bit 6
0
DCB03 DR0 is not driving the channel low.
1
DCB03 DR0 is driving the channel low.
5:4
DCB02_HL[1:0]
Bit 5
0
DCB02 DR0 is not driving the channel high.
1
DCB02 DR0 is driving the channel high.
Bit 4
0
DCB02 DR0 is not driving the channel low.
1
DCB02 DR0 is driving the channel low.
3:2
DBB01_HL[1:0]
Bit 3
0
DBB01 DR0 is not driving the channel high.
1
DBB01 DR0 is driving the channel high.
Bit 2
0
DBB01 DR0 is not driving the channel low.
1
DBB01 DR0 is driving the channel low.
1:0
DBB00_HL[1:0]
Bit 1
0
DBB00 DR0 is not driving the channel high.
1
DBB00 DR0 is driving the channel high.
Bit 0
0
DBB00 DR0 is not driving the channel low.
1
DBB00 DR0 is driving the channel low.
Note
The digital block with the smaller number has higher priority to output to the related channel.
The circuitry guarantees only the highest priority bit to be set to 1 when the user enables multiple
blocks to one channel. The user can see only one bit set for one channel if they read back the register
data.
Individual Register Names and Addresses:
1,A8h
SARADC_TRS : 1,A8h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
RW : 00
RW : 00
RW : 00
Bit Name
DCB03_HL[1:0]
DCB02_HL[1:0]
DBB01_HL[1:0]
DBB00_HL[1:0]
Bits
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...