Document # 001-20559 Rev. *D
73
x,70h
13.2.25
ACBxxCR3
Analog Continuous Time Type B Block Control Register 3
This register is one of four registers used to configure a type B continuous time PSoC block.
The register naming convention for arrays of PSoC blocks and their registers is <Prefix>mn<Suffix>, where m=row index,
n=column index; therefore, ACB01CR3 is a register for an analog PSoC block in row 0 column 1. In the table above, note that
reserved bits are grayed table cells and are not described in the bit description section below. Reserved bits should always be
written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 251
in the Continuous Time
Block chapter.
3
LPCMPEN
0
Low power comparator is disabled.
1
Low power comparator is enabled.
2
CMOUT
0
No connection to column output.
1
Connect Common mode to column output.
1
INSAMP
0
Normal mode.
1
Connect amplifiers across column to form an Instrumentation Amp.
0
EXGAIN
0
Standard Gain mode.
1
High Gain mode (see the
Individual Register Names and Addresses:
x,70h
ACB00CR3 : x,70h
ACB01CR3 : x,74h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
LPCMPEN
CMOUT
INSAMP
EXGAIN
Bits
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...