
R01UH0336EJ0102 Rev.1.02
Page 1357 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 24 Peripheral Interconnection (PIC)
Section 24 Peripheral Interconnection (PIC)
24.1 Features of Peripheral Interconnection
The peripheral interconnection (PIC) realizes various functions by
synchronous operation using multiple timers and by connecting the timer
internal signals between the timers.
Meaning of n
The unit number of each timer is represented by affix n (n = 0, 1).
For example, OSTMn represents OSTM0.
Meaning of m
The channel number of the timer TAUB0 is represented by affix m (m = 00 to
15)
Meaning of x
Arbitrary value set for registers to be used
Meaning of y
The registers to be used are identified by affix y (y = 200, 201, 202, 203, 210,
211, 212, 213, 30, 31, 50, 51).
Register addresses
Refer to Section 24.3, Peripheral Interconnection Registers.
Clock supply
The PIC provides the following clock input. The PIC is connected to the PCLK.
Input/output signals
Refer to Section 24.4, Connection Functions.
Table 24-1
PIC Clock Supply
PIC
Clock Supply
PIC
PCLK