
R01UH0336EJ0102 Rev.1.02
Page 614 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
13.21.5
Details of TAUBn Channel Output Level Registers
(1)
TAUBnTO - TAUBn channel output register
This register specifies and reads a TAUBnTTOUTm level.
Access
Readable/writable in 16-bit units.
Address
<TAUBn_base1> + 58
H
Initial value
0000
H
This register is initialized by any reset source.
(2)
TAUBnTOL - TAUBn channel output active level register
This register specifies the output logic of channel output bit
(TAUBnTO.TAUBnTOm).
Access
Readable/writable in 16-bit units.
Address
<TAUBn_base1> + 40
H
Initial value
0000
H
This register is initialized by any reset source.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUB
nTO
15
TAUB
nTO
14
TAUB
nTO
13
TAUB
nTO
12
TAUB
nTO
11
TAUB
nTO
10
TAUB
nTO
09
TAUB
nTO
08
TAUB
nTO
07
TAUB
nTO
06
TAUB
nTO
05
TAUB
nTO
04
TAUB
nTO
03
TAUB
nTO
02
TAUB
nTO
01
TAUB
nTO
00
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 13-138
Description of TAUBnTO Register
Bit Position
Bit Name
Function
15 to 0
TAUBnTOm
Specifies/reads a TAUBnTTOUTm level.
0: Low level
1: High level
TAUBnTOm bit is writable when independent channel output function is
disabled (TAUBnTOE.TAUBnTOEm = 0).
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUB
nTOL
15
TAUB
nTOL
14
TAUB
nTOL
13
TAUB
nTOL
12
TAUB
nTOL1
1
TAUB
nTOL
10
TAUB
nTOL
09
TAUB
nTOL
08
TAUB
nTOL
07
TAUB
nTOL
06
TAUB
nTOL
05
TAUB
nTOL
04
TAUB
nTOL
03
TAUB
nTOL
02
TAUB
nTOL
01
TAUB
nTOL
00
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 13-139
Description of TAUBnTOL Register
Bit Position
Bit Name
Function
15 to 0
TAUBnTOLm
Specifies the output logic of channel m output bit (TAUBnTO.TAUBnTOm).
0: Positive logic (active high)
1: Inverted logic (active low)