
R01UH0336EJ0102 Rev.1.02
Page 220 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 5 DMA Module
5.5.13
DNDAnH (n = 0 to 7): DMA Next Destination Address
Register H
This 16-bit register forms the 16 higher-order bits of a 32-bit register used to
set the next destination for transfer over the corresponding DMA channel.
Access
This register is readable/writable in 16-bit units.
Address
DNDA7H: FFFF 747E
H
, DNDA6H: FFFF 744E
H
, DNDA5H: FFFF 741E
H
,
DNDA4H: FFFF 73EE
H
, DNDA3H: FFFF 73BE
H
, DNDA2H: FFFF 738E
H
,
DNDA1H: FFFF 735E
H
, DNDA0H: FFFF 732E
H
Initial value
0000
H
This register is initialized by a reset from any source.
15
14
13
12
11
10
9
8
DNDAn
NDAV
0
0
DNDAn
NDA28
DNDAn
NDA27
DNDAn
NDA26
DNDAn
NDA25
DNDAn
NDA24
R/W
R
R
R/W
R/W
R/W
R/W
R/W
7
6
5
4
3
2
1
0
DNDAn
NDA23
DNDAn
NDA22
DNDAn
NDA21
DNDAn
NDA20
DNDAn
NDA19
DNDAn
NDA18
DNDAn
NDA17
DNDAn
NDA16
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit Position
Bit Name
Function
15
DNDAnNDAV
DMA next destination address valid
This bit controls whether to copy the address from the DMA next destination
address register to the DMA destination address register on completion of DMA
transfer. It is cleared once the address has been copied.
0: Does not copy/copying completed
1: Copies/copying not completed
12 to 0
DNDAnNDA28
to
DNDAnNDA16
DMA next destination address
These bits specify the 13 higher-order bits of the destination address for the
next transfer on channel n.