
R01UH0336EJ0102 Rev.1.02
Page 564 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(c)
Channel output mode for slave channels
(d)
Simultaneous rewrite for slave channels
Both master and slave channels should have the same simultaneous rewrite
settings.
Table 13-104
Control Bit Settings in Synchronous Channel Output Mode 2
Bit Name
Setting
TAUBnTOE.TAUBnTOEm
1: Enables indepenent channel output mode.
TAUBnTOM.TAUBnTOMm
1: Synchronous channel operation
TAUBnTOC.TAUBnTOCm
1: Operating mode 2
TAUBnTOL.TAUBnTOLm
0: Positive logic
1: Inverted logic
TAUBnTDE.TAUBnTDEm
0: Disables dead time operation.
TAUBnTDL.TAUBnTDLm
0: When disabling dead time operation
(TAUBnTDE.TAUBnTDEm = 0), set these bits to
0.
Table 13-105
Simultaneous Rewrite Settings for Slave Channels of Triangle PWM
Output Function
Bit Name
Setting
TAUBnRDE.TAUBnRDEm
1: Enables simultaneous rewrite.
TAUBnRDS.TAUBnRDSm
0: Monitors master channel for simultaneous rewrite
triggers.
1: Monitors upper channel other than the channel
group for simultaneous rewrite triggers.
TAUBnRDM.TAUBnRDMm
1: Simultaneous rewrite trigger signal is generated
when master channel starts to count and the
corresponding slave channel is at the peak of a
triangular wave.
TAUBnRDC.TAUBnRDCm
0: Channel is not monitored for INTTAUBnIm signals
used as simultaneous rewrite triggers. If
TAUBnRDS.TAUBnRDSm = 0, master channel is
monitored for simultaneous rewrite triggers
regardless of the value of this bit.