
R01UH0336EJ0102 Rev.1.02
Page 279 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 7 Clock Generation
(3)
CLMAnCMPH – CLMAn Compare Register H
This register specifies the upper frequency threshold.
For details, refer to Section 7.8.4, (1)-(a), Calculating the Thresholds of
CLMAnCMPL.CLMAnCMPL[11:0] and CLMAnCMPH.CLMAnCMPH[11:0].
Access
This register can be read/written in 16-bit units. It can only be written when
CLMAn is disabled (CLMAnCTL0.CLMAnCLME = 0).
Address
<CLMAn_base> + 0C
H
Initial value
03FF
H
This register is initialized by a reset from any source.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
CLMAnCMPH[11:0]
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 7-20
CLMAnCMPH Register Contents
Bit Position
Bit Name
Function
11 to 0
CLMAnCMPH
[11:0]
Specifies the upper threshold.
•
The recommended value: Refer to Table 7-16, Examples of CLMAnCMPH
and CLMAnCMPL Register Settings.
•
The minimum value: CLM 0003
H