
R01UH0336EJ0102 Rev.1.02
Page 161 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 4 Interrupt Functions
(10)
EI Level Interrupt Mask Register 9 (IMR9)
Access
Readable/writable in 1-, 8-, or 16-bit units. All of the corresponding IMR9EIMK
[159:144] bits are updated simultaneously in response to writing in 8- or 16-bit
units.
Address
FFFF 6412
H
Initial value
FFFF
H
A reset from any source will initialize the bits.
(11)
EI Level Interrupt Mask Register 10 (IMR10)
Access
Readable/writable in 1-, 8-, or 16-bit units. All of the corresponding
IMR10EIMK[175:160] bits are updated simultaneously in response to writing in
8- or 16-bit units.
Address
FFFF 6414
H
Initial value
FFFF
H
A reset from any source will initialize the bits.
IMR9
15(7)
14(6)
13(5)
12(4)
11(3)
10(2)
9(1)
8(0)
(IMR9H)
1
1
1
1
1
1
1
1
R
R
R
R
R
R
R
R
7(7)
6(6)
5(5)
4(4)
3(3)
2(2)
1(1)
0(0)
(IMR9L)
1
1
1
1
1
1
IMR9EIMK
145
IMR9EIMK
144
R
R
R
R
R
R
R/W
R/W
Bit Position
Bit Name
Function
15 to 0
IMR9EIMK159
to
IMR9EIMK144
These are mask bits for EI level maskable interrupt (EIINT) channels 144 to
159 (IMR9EIMK159 to IMR9EIMK144 correspond to EIINT159 to EIINT144).
0: Enables interrupt servicing
1: Disables interrupt servicing
IMR10
15(7)
14(6)
13(5)
12(4)
11(3)
10(2)
9(1)
8(0)
(IMR10H)
IMR10EIMK
175
IMR10EIMK
174
IMR10EIMK
173
1
1
1
1
1
R/W
R/W
R/W
R
R
R
R
R
7(7)
6(6)
5(5)
4(4)
3(3)
2(2)
1(1)
0(0)
(IMR10L)
IMR10EIMK
167
IMR10EIMK
166
IMR10EIMK
165
IMR10EIMK
164
IMR10EIMK
163
1
1
1
R/W
R/W
R/W
R/W
R/W
R
R
R
Bit Position
Bit Name
Function
15 to 0
IMR10EIMK
175 to
IMR10EIMK
160
These are mask bits for EI level maskable interrupt (EIINT) channels 160 to
175 (IMR10EIMK175 to IMR10EIMK160 correspond to EIINT175 to EIINT160).
0: Enables interrupt servicing
1: Disables interrupt servicing