
R01UH0336EJ0102 Rev.1.02
Page 159 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 4 Interrupt Functions
(6)
EI Level Interrupt Mask Register 5 (IMR5)
Access
Readable/writable in 1-, 8-, or 16-bit units. All of the corresponding IMR5EIMK
[95:80] bits are updated simultaneously in response to writing in 8- or 16-bit
units.
Address
FFFF 640A
H
Initial value
FFFF
H
A reset from any source will initialize the bits.
(7)
EI Level Interrupt Mask Register 6 (IMR6)
Access
Readable/writable in 1-, 8-, or 16-bit units. All of the corresponding IMR6EIMK
[111:96] bits are updated simultaneously in response to writing in 8- or 16-bit
units.
Address
FFFF 640C
H
Initial value
FFFF
H
A reset from any source will initialize the bits.
IMR5
15(7)
14(6)
13(5)
12(4)
11(3)
10(2)
9(1)
8(0)
(IMR5H)
1
1
1
1
1
IMR5EIMK
90
IMR5EIMK
89
IMR5EIMK
88
R
R
R
R
R
R/W
R/W
R/W
7(7)
6(6)
5(5)
4(4)
3(3)
2(2)
1(1)
0(0)
(IMR5L)
IMR5EIMK
87
IMR5EIMK
86
1
1
1
1
1
1
R/W
R/W
R
R
R
R
R
R
Bit Position
Bit Name
Function
15 to 0
IMR5EIMK95
to
IMR5EIMK80
These are mask bits for EI level maskable interrupt (EIINT) channels 80 to 95
(IMR5EIMK95 to IMR5EIMK80 correspond to EIINT95 to EIINT80).
0: Enables interrupt servicing
1: Disables interrupt servicing
IMR6
15(7)
14(6)
13(5)
12(4)
11(3)
10(2)
9(1)
8(0)
(IMR6H)
IMR6EIMK
111
IMR6EIMK
110
IMR6EIMK
109
IMR6EIMK
108
1
1
1
IMR6EIMK
104
R/W
R/W
R/W
R/W
R
R
R
R/W
7(7)
6(6)
5(5)
4(4)
3(3)
2(2)
1(1)
0(0)
(IMR6L)
IMR6EIMK
103
IMR6EIMK
102
IMR6EIMK
101
IMR6EIMK
100
IMR6EIMK
99
1
1
1
R/W
R/W
R/W
R/W
R/W
R
R
R
Bit Position
Bit Name
Function
15 to 0
IMR6EIMK111
to
IMR6EIMK96
These are mask bits for EI level maskable interrupt (EIINT) channels 96 to 111
(IMR6EIMK111 to IMR6EIMK96 correspond to EIINT111 to EIINT96).
0: Enables interrupt servicing
1: Disables interrupt servicing