
R01UH0336EJ0102 Rev.1.02
Page 840 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
(1)
Block Diagram and Basic Timing Chart
Figure 15-44
Block Diagram in HT-PWM Mode
Figure 15-45
Basic Timing in HT-PWM Mode
TSnCMP1/TSnCMP2 buffer
(U-phase output data)
TSnCMP0 buffer register
TSnDTT1 counter
TSnDTT2 counter
Load
16-bit counter
(up/down and
±
2 counts)
16-bit sub-counter
(up/down and
±
2 counts)
16'h0000
TSnCMP5/TSnCMP6 buffer
(V-phase output data)
TSnCMP9/TSnCMP10 buffer
(W-phase output data)
TSnDTT3 counter
TSG2nO0
TSG2nO1 (U phase)
TSG2nO2 (U phase)
TSG2nO3 (V phase)
TSG2nO4 (V phase)
TSG2nO5 (W phase)
TSG2nO6 (W phase)
TO6
TO5
TO4
TO3
TO2
TO1
SEL
TSnTOS bit
U/D
Sel1
INTTSG2nIPEK
INTTSG2nIVLY
TSnDTC0 register
TSnDTC1 register
TSnCMP0
−
TSnDTC1
SEL
U/D
Sel0
TSnDTC0 register
PWM period = TSnCMP0
×
count clock
U phase
V phase
W phase
TSnDTC0
TSnCMP0
TSnCMP2
TSnCMP6
+2
-2
TSnCMP10
TSnCMP9
TSnSBC
TSnCNT
TSnCMP5
TSnCMP1
TSnDTC0
0000
H
TSG2nO1
TSnDTC0
TSnDTC0
TSnDTC1
TSnDTC1
TSnDTC0
TSnDTC1
TSG2nO2
TSG2nO3
TSG2nO4
TSG2nO5
TSG2nO6
TSnDTC1