
R01UH0336EJ0102 Rev.1.02
Page 681 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
(3)
Block diagram and general timing diagram
Figure 14-36
Block Diagram of TAUJnTTINm Input Position Detection Function
The following settings apply to the general timing diagram.
• INTTAUJnIm is not generated at the beginning of operation.
(TAUJnCMORm.TAUJnMD0 = 0)
• Falling edge detection (TAUJnCMURm.TAUJnTIS[1:0] = 00
B
)
Figure 14-37
General Timing Diagram of TAUJnTTINm Input Position Detection
Function
INT
Trigger from upper channel
Trigger from upper channel
Start trigger from master
Simultaneous rewrite
INT from master
INT from upper channel
Clock selector
Count clock
Edge
selector
T
rigger selector
Trigger from lower channel
Start and
capture trigger
TAUJnCNTm
TAUJnTO.
TAUJnTOm
TAUJnTRO.
TAUJnTROm
TAUJnCDRm
TAUJnTS.TAUJnTSm
CK3-0
TAUJnTTINm
TAUJnTTOUTm
INTTAUJnIm
TAUJnTS.TAUJnTSm
TAUJnTE.TAUJnTEm
TAUJnTT.TAUJnTTm
TAUJnTTINm
TAUJnCNTm
TAUJnCDRm
INTTAUJnIm
FFFF FFFF
H
0000 0000
H