
R01UH0336EJ0102 Rev.1.02
Page 688 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
The following settings apply to the general timing diagram.
• Slave channel: Positive logic (TAUJnTOL.TAUJnTOLm = 0)
Figure 14-40
General Timing Diagram of PWM Output Function
Note
The interval between the slave channel starting to count and an interrupt being
generated is the value of corresponding TAUJnCDRm, whereas for the master
channel the interval is the corresponding TAU 1.
c
a+1
a+1
b+1
b+1
c
d
d
Master
Slave
TAUJnTS.TAUJnTSm
TAUJnTE.TAUJnTEm
TAUJnTTOUTm
TAUJnCNTm
TAUJnCDRm
INTTAUJnIm
TAUJnTS.TAUJnTSm
TAUJnTE.TAUJnTEm
TAUJnTTOUTm
TAUJnCNTm
TAUJnCDRm
INTTAUJnIm
0000 0000
H
0000 0000
H