
R01UH0336EJ0102 Rev.1.02
Page 712 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
(8)
TAUJnTE - TAUJn channel enable status register
This register enables/disables a counter operation.
Access
Readable in 8-bit units.
Address
<TAUJn_base
1
> + 50
H
Initial value
00
H
Any reset source triggers initialization.
(9)
TAUJnTT - TAUJn channel stop trigger register
This register stops the counter operation of each channel.
Access
Writable in 8-bit units. The read value is always 00
H
.
Address
<TAUJn_base
1
> + 58
H
Initial value
00
H
7
6
5
4
3
2
1
0
-
-
-
-
TAUJnTE
03
TAUJnTE
02
TAUJnTE
01
TAUJnTE
00
R
R
R
R
R
R
R
R
Table 14-57
Description of TAUJnTE Register
Bit Position
Bit Name
Function
3 to 0
TAUJnTEm
Enables/disables channel m's counter operation.
0: Disables the counter operation
1: Enables the counter operation
This bit is set to 1 when trigger input of TAUJnTSSTm (synchronous channel
start trigger signal) is detected or when TAUJnTS.TAUJnTSm is set to 1.
This bit is set to 0 when TAUJnTT.TAUJnTTm is set to 1.
7
6
5
4
3
2
1
0
-
-
-
-
TAUJnTT
03
TAUJnTT
02
TAUJnTT
01
TAUJnTT
00
W
W
W
W
W
W
W
W
Table 14-58
Description of TAUJnTT Register
Bit Position
Bit Name
Function
3 to 0
TAUJnTTm
Stops channel m's counter operation.
0: No effect (writing 0 to the bit does not stop counting for channel m).
1: Stops the counter operation and resets TAUJnTE.TAUJnTEm
TAUJnCNTm, TAUJnTO.TAUJnTOm, and TAUJnTTOUTm retain the values
provided before the counter is stopped.