
R01UH0336EJ0102 Rev.1.02
Page 539 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(b)TAUBnTTOUTm (slave 1) = TAUBnTTOUTm (slave 3)
The following values apply to the figure below:
• TAUBnCDRm (master) = 000A
H
• TAUBnCDRm (slave 1) = 0005
H
• TAUBnCDRm (slave 2) = 0000
H
• TAUBnCDRm (slave 3) = 0005
H
Figure 13-70
TAUBnTTOUTm (Slave 1) = TAUBnTTOUTm (Slave 3)
• If the value of TAUBnCDRm (slave 1 and 3) is higher than the value of
TAUBnCDRm (master), the counter of the slave channels cannot reach
0000H and cannot generate interrupts. TAUBnTTOUTm of channels 1 and 3
remain active.
If TAUBnCDRm (slave 2) = 0000
H
, the counter of slave channel 3 starts
counting one count clock later than the counter of slave channel 1. The
reference pulse and the delay pulse are output with a delay of one clock
count.
PCLK
Operation
clock
Master
Slave-1
Slave-1
Slave-2
Slave-2
Slave-3
Delay pulse
0000H
0000H
0000H
0000H
0001H
TAUBnTS.TAUBnTSm
TAUBnCNTm
INTTAUBnIm
INTTAUBnIm
INTTAUBnIm
INTTAUBnIm
TAUBnTTOUTm
TAUBnTTOUTm
TAUBnCNTm
TAUBnCNTm
TAUBnCNTm